Projects
openEuler:24.03:SP1:Everything:64G
gcc
_service:tar_scm:LoongArch-Fix-bug-of-optab-di3...
Sign Up
Log In
Username
Password
Overview
Repositories
Revisions
Requests
Users
Attributes
Meta
File _service:tar_scm:LoongArch-Fix-bug-of-optab-di3_fake.patch of Package gcc
From df1df2e7b7e27bd9fba77f572d74d833aff4a202 Mon Sep 17 00:00:00 2001 From: Lulu Cheng <chenglulu@loongson.cn> Date: Mon, 11 Sep 2023 16:20:29 +0800 Subject: [PATCH 122/124] LoongArch: Fix bug of '<optab>di3_fake'. PR target/111334 gcc/ChangeLog: * config/loongarch/loongarch.md: Fix bug of '<optab>di3_fake'. gcc/testsuite/ChangeLog: * gcc.target/loongarch/pr111334.c: New test. Signed-off-by: Peng Fan <fanpeng@loongson.cn> Signed-off-by: ticat_fp <fanpeng@loongson.cn> --- gcc/config/loongarch/loongarch.md | 20 ++++++---- gcc/testsuite/gcc.target/loongarch/pr111334.c | 39 +++++++++++++++++++ 2 files changed, 52 insertions(+), 7 deletions(-) create mode 100644 gcc/testsuite/gcc.target/loongarch/pr111334.c diff --git a/gcc/config/loongarch/loongarch.md b/gcc/config/loongarch/loongarch.md index 264cd325c..7746116e6 100644 --- a/gcc/config/loongarch/loongarch.md +++ b/gcc/config/loongarch/loongarch.md @@ -72,6 +72,9 @@ UNSPEC_LUI_H_HI12 UNSPEC_TLS_LOW + ;; Fake div.w[u] mod.w[u] + UNSPEC_FAKE_ANY_DIV + UNSPEC_SIBCALL_VALUE_MULTIPLE_INTERNAL_1 UNSPEC_CALL_VALUE_MULTIPLE_INTERNAL_1 ]) @@ -900,7 +903,7 @@ (match_operand:GPR 2 "register_operand")))] "" { - if (GET_MODE (operands[0]) == SImode) + if (GET_MODE (operands[0]) == SImode && TARGET_64BIT) { rtx reg1 = gen_reg_rtx (DImode); rtx reg2 = gen_reg_rtx (DImode); @@ -920,9 +923,9 @@ }) (define_insn "*<optab><mode>3" - [(set (match_operand:GPR 0 "register_operand" "=r,&r,&r") - (any_div:GPR (match_operand:GPR 1 "register_operand" "r,r,0") - (match_operand:GPR 2 "register_operand" "r,r,r")))] + [(set (match_operand:X 0 "register_operand" "=r,&r,&r") + (any_div:X (match_operand:X 1 "register_operand" "r,r,0") + (match_operand:X 2 "register_operand" "r,r,r")))] "" { return loongarch_output_division ("<insn>.<d><u>\t%0,%1,%2", operands); @@ -938,9 +941,12 @@ (define_insn "<optab>di3_fake" [(set (match_operand:DI 0 "register_operand" "=r,&r,&r") (sign_extend:DI - (any_div:SI (match_operand:DI 1 "register_operand" "r,r,0") - (match_operand:DI 2 "register_operand" "r,r,r"))))] - "" + (unspec:SI + [(subreg:SI + (any_div:DI (match_operand:DI 1 "register_operand" "r,r,0") + (match_operand:DI 2 "register_operand" "r,r,r")) 0)] + UNSPEC_FAKE_ANY_DIV)))] + "TARGET_64BIT" { return loongarch_output_division ("<insn>.w<u>\t%0,%1,%2", operands); } diff --git a/gcc/testsuite/gcc.target/loongarch/pr111334.c b/gcc/testsuite/gcc.target/loongarch/pr111334.c new file mode 100644 index 000000000..47366afcb --- /dev/null +++ b/gcc/testsuite/gcc.target/loongarch/pr111334.c @@ -0,0 +1,39 @@ +/* { dg-do compile } */ +/* { dg-options "-O2" } */ + +unsigned +util_next_power_of_two (unsigned x) +{ + return (1 << __builtin_clz (x - 1)); +} + +extern int create_vec_from_array (void); + +struct ac_shader_args { + struct { + unsigned char offset; + unsigned char size; + } args[384]; +}; + +struct isel_context { + const struct ac_shader_args* args; + int arg_temps[384]; +}; + + +void +add_startpgm (struct isel_context* ctx, unsigned short arg_count) +{ + + for (unsigned i = 0, arg = 0; i < arg_count; i++) + { + unsigned size = ctx->args->args[i].size; + unsigned reg = ctx->args->args[i].offset; + + if (reg % ( 4 < util_next_power_of_two (size) + ? 4 : util_next_power_of_two (size))) + ctx->arg_temps[i] = create_vec_from_array (); + } +} + -- 2.33.0
Locations
Projects
Search
Status Monitor
Help
Open Build Service
OBS Manuals
API Documentation
OBS Portal
Reporting a Bug
Contact
Mailing List
Forums
Chat (IRC)
Twitter
Open Build Service (OBS)
is an
openSUSE project
.
浙ICP备2022010568号-2